# Modeling Synchronous Systems With Verilog

Instructor: Dr. Vinicius Prado da Fonseca (vpradodafons@online.mun.ca)



### NOR gate RS Latch

```
module rs_latch(output logic q, qb, input logic r, s);
    nor reset_g( q, qb, r);
    nor set_g( qb, q, s);
endmodule
```

- Structural verilog
- nor\_rs.v Module and testbench
- r=0 s=1 q=1 qb=0
- r=1 s=0 q=0 qb=1
- r=0 s=0 q=0 qb=1 (keep)
- r=1 s=1 q=0 qb=0 "illegal" state



### NAND gate RS Latch

```
module rs_latch(output logic q, qb, input logic r, s);
    nand reset_g( q, qb, r);
    nand set_g( qb, q, s);
endmodule
```

- nand\_rs.v Module and testbench
- S = 1, R = 1 keep value;
- S = 0, R = 0 "illegal" state



### **Modeling a D Latch**

- Avoids the "illegal" inputs
- Input directly affects the "q" output when the clk is 1
- "q" value is retained when clk is 0
- While clk is 1 the "d" latch is said to be transparent
  - o "d" changes/affects "q" during if clock is 1





### **Modeling a D Latch**

Verilog uses the "always\_latch" statement to model this behaviour

```
module d_latch( output logic q, input logic d, clk);
    always_latch begin
        if ( clk ) q <= #delay d;
    end
endmodule</pre>
```





### **Modeling a D Latch**

- d\_latch.v, d\_latch\_tb.v
- The \$monitor task will display the variables, and the current simulation time whenever one of the variables changes
- waveform, d\_latch.vcd



### Modeling a D Flip-flop

```
module dff( output logic q, input logic d, clk);
    always_ff @(posedge clk) begin // Positive edge
        q <= #delay d;
    end
endmodule</pre>
```

- Positive edge
- q is output and the memory (register) saved
- Not transparent
  - o does not change while clock is high, only during the positive edge
- dff.v, dff\_tb.v, waveform, dff.vcd



### Register (n-bit DFF) with reset

- N-bit bus input/output
- Reset
- nbit\_dff.v, waveform, nbit\_dff.vcd



### Register (n-bit DFF) with reset



### Synchronous Circuits Design rules - Lec 13

- Every circuit element is either a register (group of D flop-flops) or a combinational circuit.
- At least one circuit is a register.
- All registers receive the same clock signal.
- Every cyclic path contains at least one register.



### Sequence Generator (FSM Implementation)

Consider the following state graph.

- next state function
  - Implemented with a combinational logic block
- a two-bit register
  - hold the state







### **Sequence Generator With A Next State Function**

- create next state function module
  - Implemented with a combinational logic block
- a two-bit register
  - hold the state
- example: seq4\_v1.v



#### current state "s"





### **Sequence Generator With A Next State Function**

- nbit\_dff module is used to create the two bit register
- seq4\_v1.v
  - uses: nbit\_dff.v

#### current state "s"



```
module next state (output logic [1:0]nx,
input logic [1:0] st);
    always comb begin
         case (st)
              2'b00: nx = 2'b01;
              2'b01: nx = 2'b11:
              2'b11: nx = 2'b10;
              2'b10: nx = 2'b00:
         endcase
    end
endmodule
nbit dff #(2) st( st, nx, clk, reset);
```

### Sequence Generator (FSM Implementation)

- implementation using always\_ff and case
- seq4\_func.v





### Sequence Generator (FSM Implementation)

- implementation using always\_ff and case
- 00-sandbox/seq4\_func.v



```
always ff @(posedge clk) begin
      if ( reset )
            s <= 0; // register
      else
            case(s)
                  2'b00: s <= 2'b01: // state: next state
                  2'b01: s <= 2'b11;
                  2'b11: s <= 2'b10:
                  2'b10: s \le 2'b00:
            endcase
      end
```

### **Sequence Generator With Enum**

- label the state with symbolic names
- seq4\_v2.v



```
typedef enum logic [1:0] { S0=0, S1=1, S2=3, S3=2 } seq_t;

case(s)

S0: s <= S1;

S1: s <= S2;

S2: s <= S3;

S3: s <= S0;
endcase</pre>
```



### Odd/Even FSM

- Odd/even number of 1s
- Let use a structural design
  - only using gates
- odd\_even\_v1.v





### Odd/Even FSM

- Odd even number of 1s
- Let use a structural design
  - only using gates
- odd\_even\_v1.v





```
module odd_even( output logic nx, input logic x, clk, reset );
logic st;
xor next( nx, st, x);
dff state( st, nx, clk, reset );
endmodule
```



### Behavioural Odd/Even FSM (odd\_even\_behave.v)

- Synthesises a register for "st"
- Mealy machine example
  - input "x" affects the output





### Counter FSM In Structural Verilog

- modules
  - "nbit\_dff" sequential ff
  - "next" combinational next state (state + 3)
  - o "counter" everything together
  - counter.v and counter\_func.v





### Counter FSM In Structural Verilog

- modules
  - "nbit\_dff" sequential ff
  - "next" combinational next state (state + 3)
  - "counter" everything together
  - counter.v
- Example in the notes



| s2 | s1 | s0 | n2 | n1 | n0 |
|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 1  | 1  |
| 0  | 0  | 1  | 1  | 0  | 0  |
| 0  | 1  | 0  | Х  | Х  | Х  |
| 0  | 1  | 1  | 1  | 1  | 0  |
| 1  | 0  | 0  | 0  | 0  | 0  |
| 1  | 0  | 1  | Х  | Х  | Х  |
| 1  | 1  | 0  | 0  | 0  | 1  |
| 1  | 1  | 1  | Х  | Х  | Х  |

### Counters (counter\_fun.v)

- Addition of the count output/register
- Instead of updating the next state



### **Counter With Adders And Registers**

- modules
  - o "ha" half-adder
  - o "fa" full-adder
  - o "adder" adder together
  - o "counter" everything together
  - Example in the repo but will be covered in Unit 4
- Example in the notes



### A Recognizer FSM (recognize.v)

- When the FSM is in S3, the input sequence has been accepted
- Input: 0101, States: S0 S1 S0 S1
- Input: 1110, States: S1 S2 S2 S3
- Input: 1110110, States: S1 S2 S2 S3 S1 S2 S3
- shift\_reg\_tb.v





typedef enum logic [1:0] {S0, S1, S2, S3} state\_t; always\_ff @(posedge clk) begin



### **Three Bit Shift Register**

- positive edge
- value of sh[0] is updated by sin
- sh[0] current value is copied to sh[1]
- The same is true for sh[1] and sh[2]
- sh[2] current value is lost, since it is at the end of the shift register.



### Three Bit Shift Register (shift\_reg\_tb.v)

```
always_ff @(posedge clk) begin
    sh[0] <= sin;
    sh[1] <= sh[0];
    sh[2] <= sh[1];
end</pre>
```

- all the non-blocking assignments (<=) are executed at the same instant, load value at that instant.
  - o value of sh[0] is updated by sin
  - sh[0] current value is copied to sh[1]
  - The same is true for sh[1] and sh[2]
  - sh[2] current value is lost, since it is at the end of the shift register.





### **Three Bit Shift Register**

dff bit0( sh[0], sin, clk);
dff bit1( sh[1], sh[0], clk);
dff bit2( sh[2], sh[1], clk);

- Same behaviour
- Using dff
- Example in the notes





### **Blocking vs Nonblocking Assignment**

Programming languages:

```
1 LED_on = 0;
2 count = count + 1;
3 LED_on = 1;
```



### **Blocking vs Nonblocking Assignment**

Blocking assignments: The value from r\_Test\_1 is copied to r\_Test\_3 in the same clock

```
1  always @(posedge i_clock)
2  begin
3    r_Test_1 = 1'b1;
4    r_Test_2 = r_Test_1;
5    r_Test_3 = r_Test_2;
6  end
```



### **Blocking vs Non-blocking Assignment**

#### Non-Blocking assignments:

- Previous value before the clock is kept for the next assignments.
- The value from r\_Test\_1 needs 3 clocks to be copied to r\_Test\_3.

```
1  always @(posedge i_clock)
2  begin
3    r_Test_1 <= 1'bl;
4    r_Test_2 <= r_Test_1;
5    r_Test_3 <= r_Test_2;
6  end</pre>
```



### **Blocking vs Nonblocking Assignment**

- <= Nonblocking Assignment</li>
- = Blocking Assignment
- Rule of thumb:

In Verilog, if you want to create sequential logic use a clocked always block with Nonblocking assignments. If you want to create combinational logic use an always block with Blocking assignments. Try not to mix the two in the same always block.

- https://nandland.com/blocking-vs-nonblocking-in-verilog/
- The Compiler creates registers for the register (or "reg") variables in all non-blocking and some blocking Procedural Assignments of any Always Construct that is sensitive to a rising or falling edge (i.e. posedge or negedge) of a clock.
- <a href="https://www.intel.com/content/www/us/en/programmable/quartushelp/14.1/mergedProjects/hd">https://www.intel.com/content/www/us/en/programmable/quartushelp/14.1/mergedProjects/hd</a> <a href="https://www.intel.com/content/www/us/en/programmable/quartushelp/14.1/mergedProjects/hd">l/vlog/vlog pro registers.htm</a>



## **Questions?**

- Next: Unit 4
  - Arithmetic circuits
  - Memory arrays
  - RTL (Register Transfer logic)

